Chapter 9: DMA Controller
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
9-14
Bit(s)
Field
R/W
Default
Description
0: The interrupt bit is cleared.
1: The interrupt bit is ignored.
0
GBI
R/W
0
G-Bus Error Interrupt
If there is a G-Bus error interrupt, the DMAC will finish the pending DMA
transfer and stay idle until the G-Bus error interrupt is cleared. In this
state, the DMAC will stay idle even if the G-Bus error interrupt is masked
(GBIE=0).
When reading, this bit means the following:
0: No G-Bus error interrupt.
1: G-Bus error interrupt pending.
When writing, this bit means the following:
0: The interrupt bit is cleared.
1: The interrupt bit is ignored.
9.2.3
Source Address Registers (SAR0 - SAR7)
These eight registers contain the source addresses of the DMA operation in progress for
each of the eight DMA channels.
63
32
0
32
31
0
SA[31:0]
32
Table 9-5 Source Address Register Field Definitions
Bit(s)
Field
R/W
Default
Description
63:32
–
R/O
0
Reserved
31:0
SA
R/W
0
Source Address - SA[31:0]
For each DMA read cycle from the source device, the source
address is updated depending on the Source Device Counting
Mode (SCM). If the channel is programmed in the Chain Mode
(CHN = 1), the source address is loaded from the address
pointed to by the Next Record Pointer Register when a whole
block of data has been completely transferred.
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...