Chapter 6: SDRAM Memory Controller
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
6-15
6.5.3 ECC Mode Register (0x1E00_0050) R/W
127
32
0
96
31
16 15 8 7 5 4 3 2 0
0
Check
0
M
E
I
E
S
E
I
E
E
C
C
M
16
8
3
1
1
3
Field
Bit(s)
Description
ECCM
2:0
Error Correction Check Mode (000)
000 : ECC Disable Mode, no check bit generation
001 : Detect mode. Performs check bit generation during
memory writes and error detection only during memory
reads.
010 : ECC Enable Mode. Performs check bit generation
during memory writes and error detection and
correction during memory reads.
011 : Diagnostic Mode for verifying the ECC function. All
check bits are forced to check bits in this register
during memory writes.
SEIE(3)
3
Single ECC Error Interrupt Enable (0)
MEIE(4)
4
Multiple ECC Error Interrupt Enable (0)
Interrupt occurs when an ECC error is detected and this bit is
set to “1.”
–
7:5
Reserved (0)
Check
15:8
Check bits [7:0] to write (Diagnostic Mode)
–
31:16
Reserved (0)
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...