Chapter 15: Serial Port Interface
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
15-2
Figure 15-1 SPI Memory Map
Boot SPI is a 32-bit G-Bus slave device that returns GACK32. The 64-bit G-Bus master
handles Boot SPI with dynamic bus sizing.
Programming Note: Make sure that TSEI is OFF before changing the clock divisor.
Otherwise, this program will no longer be able to run on boot ROM.
Boot address Area
General
Purpose I/O
Registers
SPI Registers Area
0x1FC0_0000
0x1FC1_0000
Map to Serial
EEPROM
0x1e00_9000
0x1e00_A000
TSEI's
data-direction,
data, status,and
control registers
SPI Memory Map
(TSEI registers, GPIO registers,
and Boot address area)
SECR
SESR
SEDR
DDCR
GPIO_outreg
GPIO_inreg
GPIO_outenab
Reserved
0x1e00_9004
0x1e00_9008
0x1e00_900C
0x1e00_9010
0x1e00_9014
0x1e00_9018
0x1e00_901C
0
1
2
3
4
5
6
7
3
1
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...