Chapter 8: PCI/G-Bus Bridge
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
8-20
8.3.2 PGB G-Bus Registers
The control and configuration registers for the PGB are memory mapped into the
G-Bus address space through a 4 KB range located at [0x1E00_3000] through
[0x1E00_3FFF]. A chip select signal selects the Configuration register space during address
decoding of G-Bus target cycles to the Configuration registers.
The first 256 bytes are used to map PCI configuration registers onto the G-Bus. The
remaining bytes are used to map other PGB control and status registers onto the G-Bus.
Table 8-6 shows an address map for PGB Registers.
Table 8-6 PGB Register Address Map
Register Name
G-Bus Address
0x1E00_4FFF
Timer/Counter
0x1E00_4000
0x1E00_3FFF
Reserved for PGB
0x1E00_31b0
regSwapCtrl
0x1E00_31a8
p2gSwapCtrl
0x1E00_31a0
g2pSwapCtrl
0x1E00_3198
Ia
0x1E00_3190
p2gBase3
0x1E00_3188
p2gBase2
0x1E00_3180
p2gBase1
0x1E00_3178
p2gBase0
0x1E00_3170
g2pCycleType
0x1E00_3168
g2pBase3
0x1E00_3160
g2pBase2
0x1E00_3158
g2pBase1
0x1E00_3150
g2pBase0
0x1E00_3148
g2pUpper3
0x1E00_3140
g2pLower3
0x1E00_3138
g2pUpper2
0x1E00_3130
g2pLower2
0x1E00_3128
g2pUpper1
0x1E00_3120
g2pLower1
0x1E00_3118
g2pUpper0
0x1E00_3110
g2pLower0
0x1E00_3108
pgbCSR
0x1E00_3100
0x1E00_30FF
PCI Configuration and Status Space
0x1E00_3000
0x1E00_2FFF
Chip Configuration and Interrupt Controller
0x1E00_2000
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...