Chapter 14: UARTS WITH FIFOS
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
14-16
14.4.13 Divisor Latch LS and MS Registers (DLL, DLM)
The table below shows the divisor needed to generate a prescaler output of approximately 8
MHz. The effective Clock Enable generated is 16x the required baud rate.
Table 14-14 Prescaler output and divide values for various CPU & G-Bus Clocks
RefClk
(MHz)
G Bus Clock
(MHz)
Divide
Value
Prescaler Output
(MHz)
133
66.6
8
8.333
100
50.0
6
8.333
66
33.3
4
8.333
Table 14-15 Clock Frequency and Percent Error
Pre-scaled
Clock
8.3333 MHz
Baud Rate
Divisor
for 16x
clock
Error
%
50
10417
-0.00320
75
6944
0.00640
110
4735
-0.00320
135
3872
0.00947
150
3472
0.00640
300
1736
0.00640
600
868
0.00640
1200
434
0.00640
1800
289
0.12175
2000
260
0.16026
2400
217
0.00640
3600
145
-0.22350
4800
109
-0.45234
7200
72
0.46939
9600
54
0.46939
19200
27
0.46939
38400
14
-3.11880
56000
9
3.33995
128000
4
1.72526
256000
2
1.72526
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...