Table Of Contents
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
i
TABLE OF CONTENTS
CHAPTER 1.
INTRODUCTION ........................................................................................................ 1-1
1.1
O
VERVIEW
................................................................................................................................ 1-1
1.2
T
ERMINOLOGY
......................................................................................................................... 1-1
1.2.1
Abbreviations used............................................................................................................... 1-1
1.2.2
Other Terminology............................................................................................................... 1-3
1.3
C
ONVENTIONS
.......................................................................................................................... 1-3
CHAPTER 2.
FEATURES................................................................................................................... 2-1
CHAPTER 3.
CONFIGURATION ..................................................................................................... 3-1
3.1
R
ESET
C
ONFIGURATION
........................................................................................................... 3-4
CHAPTER 4.
ADDRESS MAPS ......................................................................................................... 4-1
4.1
M
EMORY
M
AP
.......................................................................................................................... 4-1
4.2
R
EGISTER
M
AP
......................................................................................................................... 4-2
CHAPTER 5.
C790 PROCESSOR CORE ......................................................................................... 5-1
5.1
F
EATURES
................................................................................................................................. 5-1
5.2
B
LOCK
D
IAGRAM AND
F
UNCTIONAL
B
LOCK
D
ESCRIPTIONS
.................................................... 5-2
5.3
C790 R
EGISTERS
...................................................................................................................... 5-4
5.4
FPU R
EGISTERS
....................................................................................................................... 5-4
5.5
M
EMORY
M
ANAGEMENT
.......................................................................................................... 5-4
5.6
C
ACHE
M
EMORY
...................................................................................................................... 5-4
5.7
F
LOATING
P
OINT
U
NIT
............................................................................................................. 5-5
5.8
P
ERFORMANCE
M
ONITOR
......................................................................................................... 5-5
5.9
D
EBUG
F
UNCTIONS
................................................................................................................... 5-6
CHAPTER 6.
SDRAM MEMORY CONTROLLER ........................................................................ 6-1
6.1
O
VERVIEW
................................................................................................................................ 6-1
6.2
F
EATURES
................................................................................................................................. 6-1
6.3
A
DDRESS
S
PACE
D
ECODING
..................................................................................................... 6-1
6.4
T
WO
-S
TAGE
D
ECODING
P
ROCESS
............................................................................................ 6-1
6.4.1
Default Memory Map........................................................................................................... 6-6
6.4.2
Example connection of DIMMs ........................................................................................... 6-6
6.5
R
EGISTERS
................................................................................................................................ 6-7
6.5.1
Parameters register ............................................................................................................. 6-9
6.5.2
Operation Mode Register (0x1E00_0040) R/W ................................................................. 6-12
6.5.3
ECC Mode Register (0x1E00_0050) R/W.......................................................................... 6-15
6.5.4
ECC Error Status Register (read only) (0x1E00_0060) .................................................... 6-16
6.5.5
ECC Error Address Register (read only) (0x1E00_0070) ................................................. 6-17
6.5.6
Refresh Register (0x1E00_0090) R/W ............................................................................... 6-17
6.5.7
SDRAM Interface Output Drive-Strength Control Register (0x1E00_00A0) R/W............. 6-18
6.5.8
DIMM 0 LOW Address Decode (0x1E00_0100) ............................................................... 6-18
6.5.9
DIMM 0 HIGH Address Decode (0x1E00_0110).............................................................. 6-19
6.5.10
DIMM 1 LOW Address Decode (0x1E00_0120) ............................................................... 6-19
6.5.11
DIMM1 HIGH Address Decode (0x1E00_0130)............................................................... 6-19
6.5.12
DIMM 2 LOW Address Decode (0x1E00_0140) ............................................................... 6-20
6.5.13
DIMM 2 HIGH Address Decode (0x1E00_0150).............................................................. 6-21
6.5.14
DIMM 3 LOW Address Decode (0x1E00_0160) ............................................................... 6-21
6.5.15
DIMM 3 HIGH Address Decode (0x1E00_0170).............................................................. 6-21
6.6
A
DDRESS
M
APPING
................................................................................................................ 6-22
6.7
D
ATA
ECC G
ENERATION
....................................................................................................... 6-23
Summary of Contents for TMPR7901
Page 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Page 14: ...Handling Precautions ...
Page 15: ......
Page 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 41: ...4 Precautions and Usage Considerations 4 2 ...
Page 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Page 43: ......
Page 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Page 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...