![Renesas H8SX/1650 Hardware Manual Download Page 684](http://html1.mh-extra.com/html/renesas/h8sx-1650/h8sx-1650_hardware-manual_1440112684.webp)
Rev.2.00 Jun. 28, 2007 Page 662 of 666
REJ09B0311-0200
Data transfer instructions.......................... 39
Direct convention ................................... 507
Double-buffered structure....................... 481
DTC vector address ................................ 229
DTC vector address offset ...................... 229
E
Effective address ...................................... 56
Endian and data alignment ..................... 163
Endian format ......................................... 156
Error signal ............................................. 507
Exception handling................................... 69
Exception handling vector table ............... 70
Exception-handling state .......................... 59
Extension of chip select (
CS
)
assertion period....................................... 177
External access bus................................. 145
External bus............................................ 150
External bus clock (B
φ
) .................. 146, 553
External bus interface ............................. 155
External clock......................................... 558
External interrupts .................................. 100
F
Free-running count operation ................. 347
Frequency divider................................... 553
Full address mode................................... 228
Full-scale error........................................ 538
G
General registers....................................... 25
H
Hardware standby mode ................. 564, 580
I
I/O ports .................................................. 251
ID code.................................................... 492
Idle cycle................................................. 198
Illegal instruction ...................................... 81
Index register ............................................ 25
Initial register values................................. 29
Input buffer control register .................... 260
Internal interrupts.................................... 101
Internal peripheral bus ............................ 145
Internal system bus ................................. 145
Interrupt .................................................... 78
Interrupt control mode 0 ......................... 106
Interrupt control mode 2 ......................... 108
Interrupt controller.................................... 85
Interrupt exception handling sequence ... 110
Interrupt exception handling
vector table.............................................. 102
Interrupt response times.......................... 111
Interrupt sources ..................................... 100
Interrupt sources and vector
address offsets......................................... 102
Interval timer .......................................... 444
Interval timer mode................................. 444
Inverse convention.................................. 508
IRQn interrupts ....................................... 100
L
Little endian ............................................ 156
M
Mark state ....................................... 481, 519
MCU operating modes.............................. 61
Memory map............................................. 23
Mode 4...................................................... 66
Mode 5...................................................... 66
Mode pin................................................... 61
Module stop function .............................. 573
Summary of Contents for H8SX/1650
Page 2: ...Rev 2 00 Jun 28 2007 Page ii of xxii...
Page 106: ...Section 4 Exception Handling Rev 2 00 Jun 28 2007 Page 84 of 666 REJ09B0311 0200...
Page 142: ...Section 5 Interrupt Controller Rev 2 00 Jun 28 2007 Page 120 of 666 REJ09B0311 0200...
Page 326: ...Section 8 I O Ports Rev 2 00 Jun 28 2007 Page 304 of 666 REJ09B0311 0200...
Page 470: ...Section 12 Watchdog Timer WDT Rev 2 00 Jun 28 2007 Page 448 of 666 REJ09B0311 0200...
Page 566: ...Section 14 A D Converter Rev 2 00 Jun 28 2007 Page 544 of 666 REJ09B0311 0200...
Page 574: ...Section 16 RAM Rev 2 00 Jun 28 2007 Page 552 of 666 REJ09B0311 0200...
Page 584: ...Section 17 Clock Pulse Generator Rev 2 00 Jun 28 2007 Page 562 of 666 REJ09B0311 0200...
Page 638: ...Section 19 List of Registers Rev 2 00 Jun 28 2007 Page 616 of 666 REJ09B0311 0200...
Page 668: ...Section 20 Electrical Characteristics Rev 2 00 Jun 28 2007 Page 646 of 666 REJ09B0311 0200...
Page 676: ...Appendix Rev 2 00 Jun 28 2007 Page 654 of 666 REJ09B0311 0200...
Page 688: ...Rev 2 00 Jun 28 2007 Page 666 of 666 REJ09B0311 0200...
Page 691: ......
Page 692: ...H8SX 1650 Group Hardware Manual...