Section 2
CPU
Rev.2.00 Jun. 28, 2007 Page 43 of 666
REJ09B0311-0200
Instruction Size Function
LDMAC
Rs
→
MAC
Loads data from a general register to the MAC.
STMAC
MAC
→
Rd
Stores data from the MAC to a general register.
Table 2.7
Logic Operation Instructions
Instruction Size Function
AND B/W/L
(EAd)
∧
#IMM
→
(EAd), (EAd)
∧
(EAs)
→
(EAd)
Performs a logical AND operation on data between immediate data,
general registers, and memory.
OR B/W/L
(EAd)
∨
#IMM
→
(EAd), (EAd)
∨
(EAs)
→
(EAd)
Performs a logical OR operation on data between immediate data,
general registers, and memory.
XOR B/W/L
(EAd)
⊕
#IMM
→
(EAd), (EAd)
⊕
(EAs)
→
(EAd)
Performs a logical exclusive OR operation on data between immediate
data, general registers, and memory.
NOT B/W/L
∼
(EAd)
→
(EAd)
Takes the one's complement (logical complement) of the contents of a
general register or a memory location.
Summary of Contents for H8SX/1650
Page 2: ...Rev 2 00 Jun 28 2007 Page ii of xxii...
Page 106: ...Section 4 Exception Handling Rev 2 00 Jun 28 2007 Page 84 of 666 REJ09B0311 0200...
Page 142: ...Section 5 Interrupt Controller Rev 2 00 Jun 28 2007 Page 120 of 666 REJ09B0311 0200...
Page 326: ...Section 8 I O Ports Rev 2 00 Jun 28 2007 Page 304 of 666 REJ09B0311 0200...
Page 470: ...Section 12 Watchdog Timer WDT Rev 2 00 Jun 28 2007 Page 448 of 666 REJ09B0311 0200...
Page 566: ...Section 14 A D Converter Rev 2 00 Jun 28 2007 Page 544 of 666 REJ09B0311 0200...
Page 574: ...Section 16 RAM Rev 2 00 Jun 28 2007 Page 552 of 666 REJ09B0311 0200...
Page 584: ...Section 17 Clock Pulse Generator Rev 2 00 Jun 28 2007 Page 562 of 666 REJ09B0311 0200...
Page 638: ...Section 19 List of Registers Rev 2 00 Jun 28 2007 Page 616 of 666 REJ09B0311 0200...
Page 668: ...Section 20 Electrical Characteristics Rev 2 00 Jun 28 2007 Page 646 of 666 REJ09B0311 0200...
Page 676: ...Appendix Rev 2 00 Jun 28 2007 Page 654 of 666 REJ09B0311 0200...
Page 688: ...Rev 2 00 Jun 28 2007 Page 666 of 666 REJ09B0311 0200...
Page 691: ......
Page 692: ...H8SX 1650 Group Hardware Manual...