GD32F403xx User Manual
19
Figure 16-13. IrDA SIR ENDEC module
.....................................................................................
Figure 16-14. IrDA data modulation
.........................................................................................
Figure 16-15. ISO7816-3 frame format
......................................................................................
Figure 16-16. USART interrupt mapping diagram
......................................................................
Figure 18-1. I2C module block diagram
....................................................................................
....................................................................................................
Figure 18-3. START and STOP condition
..................................................................................
Figure 18-4. Clock synchronization
.........................................................................................
Figure 18-5. SDA line arbitration
..............................................................................................
Figure 18-6. I2C communication flow with 7-bit address
...........................................................
Figure 18-7. I2C communication flow with 10-bit address (Master Transmit)
...............................
Figure 18-8. I2C communication flow with 10-bit address (Master Receive)
................................
Figure 18-9. Programming model for slave transmitting mode (10-bit address mode)
Figure 18-10. Programming model for slave receiving (10-bit address mode)
Figure 18-11. Programming model for master transmitting mode (10-bit address mode)
Figure 18-12. Programming model for master receiving using Solution A (10-bit address mode)
Figure 18-13. Programming model for master receiving mode using solution B (10-bit address
Figure 19-1. Block diagram of SPI
...........................................................................................
Figure 19-2. SPI timing diagram in normal mode
......................................................................
Figure 19-3. SPI timing diagram in Quad-SPI mode (CKPL=1, CKPH=1, LF=0)
Figure 19-4. A typical Full-duplex connection
...........................................................................
Figure 19-5. A typical simplex connection (Master: Receive, Slave: Transmit)
Figure 19-6. A typical simplex connection (Master: Transmit only, Slave: Receive)
Figure 19-7. A typical bidirectional connection
.........................................................................
Figure 19-8. Timing diagram of TI master mode with discontinuous transfer
..............................
Figure 19-9. Timing diagram of TI master mode with continuous transfer
..................................
Figure 19-10. Timing diagram of TI slave mode
........................................................................
Figure 19-11. Timing diagram of NSS pulse with continuous transmit
........................................
Figure 19-12. Timing diagram of quad write operation in Quad-SPI mode
...................................
Figure 19-13. Timing diagram of quad read operation in Quad-SPI mode
...................................
Figure 19-14. Block diagram of I2S
..........................................................................................
Figure 19-15. I2S Phillips standard timing diagram (DTLEN=00, CHLEN=0, CKPL=0)
Figure 19-16. I2S Phillips standard timing diagram (DTLEN=00, CHLEN=0, CKPL=1)
Figure 19-17. I2S Phillips standard timing diagram (DTLEN=10, CHLEN=1, CKPL=0)
Figure 19-18. I2S Phillips standard timing diagram (DTLEN=10, CHLEN=1, CKPL=1)
Figure 19-19. I2S Phillips standard timing diagram (DTLEN=01, CHLEN=1, CKPL=0)
Figure 19-20. I2S Phillips standard timing diagram (DTLEN=01, CHLEN=1, CKPL=1)
Figure 19-21. I2S Phillips standard timing diagram (DTLEN=00, CHLEN=1, CKPL=0)
Figure 19-22. I2S Phillips standard timing diagram (DTLEN=00, CHLEN=1, CKPL=1)
Figure 19-23. MSB justified standard timing diagram (DTLEN=00, CHLEN=0, CKPL=0)
Figure 19-24. MSB justified standard timing diagram (DTLEN=00, CHLEN=0, CKPL=1)
Figure 19-25. MSB justified standard timing diagram (DTLEN=10, CHLEN=1, CKPL=0)
Figure 19-26. MSB justified standard timing diagram (DTLEN=10, CHLEN=1, CKPL=1)
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...