GD32F403xx User Manual
702
incoming
3
CITO
Control IN Timeout interrupt
This flag is triggered if the device waiting for a handshake is timeout in a control IN
transaction.
2
Reserved
Must be kept at reset value.
1
EPDIS
Endpoint disabled
This flag is triggered when an endpoint is disabled by the software’s request.
0
TF
Transfer finished
This flag is triggered when all the IN transactions assigned to this endpoint have
been finished.
Device OUT endpoint-x interrupt flag register (USBFS_DOEPxINTF) (x = 0..3,
where x = endpoint_number)
Address offset: (endpoint_number × 0x20)
Reset value: 0x0000 0000
This register contains the status and events of an OUT endpoint, when an OUT endpoint
interrupt occurs, read this register f or the respective endpoint to know the source of the
interrupt. The f lag bits in this register are all set by hardware and cleared by writing 1.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
e
se
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
e
se
rve
d
B
T
B
S
T
P
R
e
se
rve
d
E
P
R
X
F
O
V
R
S
T
P
F
R
e
se
rve
d
E
P
D
IS
TF
rc_w1/rw
rc_w1
rc_w1
rc_w1
rc_w1
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value.
6
BTBSTP
Back-to-back SETUP packets (Only for control OUT endpoint)
This flag is triggered when a control out endpoint has received more than 3 back -
to-back setup packets.
5
Reserved
Must be kept at reset value.
4
EPRXFOVR
Endpoint Rx FIFO overrun
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...