
GD32F403xx User Manual
576
Figure 21-14. Mode C write access
Address
(EXMC_A[25:0])
Address Valid
(EXMC_NADV)
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
Data
(EXMC_D[15:0])
Address Setup Time
(WASET+1 HCLK)
Data Setup Time
(WDSET HCLK)
EXMC Output
1 HCLK
The different between mode C and mode 1 write timing is that read/write timing is specified
by the same set of timing conf iguration, while mode C write timing conf iguration is
independent of its read configuration.
Table 21-9. Mode C related registers configuration
Bit Position
Bit Name
Reference Setting Value
EXMC_SNCTLx
31-20
Reserved
0x000
19
SYNCWR
0x0
18-16
CPS
0x0
15
ASYNCWTEN
Depends on memory
14
EXMODEN
0x1
13
NRWTEN
0x0
12
WEN
Depends on user
11
NRWTCFG
No effect
10
WRAPEN
0x0
9
NRWTPOL
Meaningful only when the bit 15 is set to 1
8
SBRSTEN
0x0
7
Reserved
0x1
6
NREN
0x1
5-4
NRW
Depends on memory
3-2
NRTP
0x2
,
NOR Flash
1
NRMUX
0x0
0
NRBKEN
0x1
EXMC_SNTCFGx
31-30
Reserved
0x0000
29-28
ASYNCMOD
Mode C:0x2
27-24
DLAT
No effect
23-20
CKDIV
No effect
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...