GD32F403xx User Manual
524
4-bit data packet format
Figure 20-10. 4-bit data bus width
Start
bit
End
bit
1
st
Byte
2
nd
Byte
3
rd
Byte
n
th
Byte
0
CRC
1
…
…
DAT3
0
CRC
1
…
…
DAT2
0
CRC
1
…
…
DAT1
0
CRC
1
…
…
DAT0
b7
b3
b6
b2
b5
b1
b4
b0
b7
b3
b6
b2
b5
b1
b4
b0
b7
b3
b6
b2
b5
b1
b4
b0
b7
b3
b6
b2
b5
b1
b4
b0
8-bit data packet format
Figure 20-11. 8-bit data bus width
Start
bit
End
bit
1
st
Byte
2
nd
Byte
3
rd
Byte
n
th
Byte
0
CRC
1
…
…
DAT7
0
CRC
1
…
…
DAT6
0
CRC
1
…
…
DAT5
0
CRC
1
…
…
DAT4
0
CRC
1
…
…
DAT3
0
CRC
1
…
…
DAT2
0
CRC
1
…
…
DAT1
0
CRC
1
…
…
DAT0
b7
b6
b5
b4
b3
b2
b1
b0
b7
b6
b5
b4
b7
b6
b5
b4
b7
b6
b5
b4
b7
b6
b5
b4
b7
b6
b5
b4
b3
b2
b1
b0
20.5.5.
Two status fields of the card
The SD Memory supports two status fields and others just support the first one:
Card Status: Error and state information of a executed command, indicated in the response
SD Status: Extended status field of 512 bits that supports special features of the SD Memory
Card and future Application-Specific features.
Card status
The response format R1 contains a 32-bit field named card status. This field is intended to
transmit the card’s status information (which may be stored in a local status register) to the
host. If not specified otherwise, the status entries are always related to the previous issued
command.
The type and clear condition fields in the table are abbreviated as follows:
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...