
GD32F403xx User Manual
570
Figure 21-6. Mode 1 read access
Address
(EXMC_A[25:0])
Byte Lane Select
(EXMC_NBL[1:0])
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
Data
(EXMC_D[15:0])
Memory Output
Address Setup Time
(ASET+1 HCLK)
Data Setup Time
(DSET+1 HCLK)
2 HCLK
Figure 21-7. Mode 1 write access
Address
(EXMC_A[25:0])
Byte Lane Select
(EXMC_NBL[1:0])
Chip Enable
(EXMC_NEx)
Output Enable
(EXMC_NOE)
Write Enable
(EXMC_NWE)
Data
(EXMC_D[15:0])
Address Setup Time
(ASET+1 HCLK)
Data Setup Time
(DSET HCLK)
EXMC Output
1 HCLK
Table 21-6. Mode 1 related registers configuration
Bit Position
Bit Name
Reference Setting Value
EXMC_SNCTLx
31-20
Reserved
0x000
19
SYNCWR
0x0
18-16
CPS
0x0
15
ASYNCWAIT
Depends on memory
14
EXMODEN
0x0
13
NRWTEN
0x0
12
WEN
Depends on user
11
NRWTCFG
No effect
10
WRAPEN
0x0
9
NRWTPOL
Meaningful only when the bit 15 is set to 1
8
SBRSTEN
0x0
7
Reserved
0x1
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...