GD32F403xx User Manual
293
11 and CH0MS bit-filed is 00.
2
CH0COMFEN
Channel 0 output compare fast enable
When this bit is set, the effect of an event on the trigger in input on the
capture/compare output will be accelerated if the channel is configured in PWM0 or
PWM1 mode. The output channel will treat an active edge on the trigger input as a
compare match, and CH0_O is set to the compare level independently from the
result of the comparison.
0: Channel 0 output quickly compare disable.
1: Channel 0 output quickly compare enable.
1:0
CH0MS[1:0]
Channel 0 I/O mode selection
This bit-field specifies the work mode of the channel and the input signal selection.
This bit-field is writable only when the channel is not active. (CH0EN bit in
TIMERx_CHCTL2 register is reset).).
00: Channel 0 is programmed as output mode
01: Channel 0 is programmed as input mode, IS0 is connected to CI0FE0
10: Channel 0 is programmed as input mode, IS0 is connected to CI1FE0
11: Channel 0 is programmed as input mode, IS0 is connected to ITS
Note:
When CH0MS[1:0]=11, it is necessary to select an internal trigger input
through TRGS bits in TIMERx_SMCFG register.
Input capture mode:
Bits
Fields
Descriptions
15:12
CH1CAPFLT[3:0]
Channel 1 input capture filter control
Refer to CH0CAPFLT description
11:10
CH1CAPPSC[1:0]
Channel 1 input capture prescaler
Refer to CH0CAPPSC description
9:8
CH1MS[1:0]
Channel 1 mode selection
Same as Output compare mode
7:4
CH0CAPFLT[3:0]
Channel 0 input capture filter control
The CI0 input signal can be filtered by digital filter and this bit-field configure the
filtering capability.
Basic principle of digital filter: continuously sample the CI0 input signal according to
f
SAMP
and record the number of times of the same level of the signal. After reaching
the filtering capacity configured by this bit, it is considered to be an effective level.
The filtering capability configuration is as follows:
CH0CAPFLT [3:0]
Times
f
SAMP
4’b0000
Filter disabled.
4’b0001
2
f
CK_TIMER
4’b0010
4
4’b0011
8
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...