
GD32F403xx User Manual
651
23.7.
Register definition
USBFS base address: 0x5000 0000
23.7.1.
Global control and status registers
Global OTG control and status register (USBFS_GOTGCS)
Address offset: 0x0000
Reset value: 0x0000 0800
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
e
se
rve
d
BSV
ASV
DI
ID
P
S
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
e
se
rve
d
D
H
N
P
E
N
H
H
N
P
E
N
H
N
P
R
E
Q
H
N
P
S
R
e
se
rve
d
S
R
P
R
E
Q
S
R
P
S
rw
rw
rw
r
rw
r
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value.
19
BSV
B-Session Valid (described in OTG protocol).
0: Vbus voltage level of a OTG B-Device is below V
BSESSVLD
1: Vbus voltage level of a OTG B-Device is not below V
BSESSVLD
Note:
Only accessible in OTG B-Device mode.
18
ASV
A- Session valid
A-host mode transceiver status.
0: Vbus voltage level of a OTG A-Device is below V
ASESSVLD
1: Vbus voltage level of a OTG A-Device is below V
ASESSVLD
The A-Device is the default host at the start of a session.
Note:
Only accessible in OTG A-Device mode.
17
DI
Debounce interval
Debounce interval of a detected connection.
0: Indicates the long debounce interval, when a plug-on and connection occurs on
USB bus
1: Indicates the short debounce interval, when a soft connection is used in HNP
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...