GD32F403xx User Manual
209
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
TSVREN SWRCST Reserved ETERC
ETSRC[2:0]
Reserved
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DAL
Reserved.
DMA
Reserved
RSTCLB
CLB
CTN
ADCON
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value.
23
TSVREN
Channel 16 and 17 enable of ADC0.
0: Channel 16 and 17 of ADC0 disable
1: Channel 16 and 17 of ADC0 enable
22
SWRCST
Software start conversion of routine sequence
Set 1 on this bit starts a conversion of a routine sequence if ETSRC is 111. It is
set by software and cleared by software or by hardware immediately after the
conversion starts.
21
Reserved
Must be kept at reset value.
20
ETERC
External trigger enable for routine sequence
0: External trigger for routine sequence disable
1: External trigger for routine sequence enable
19:17
ETSRC[2:0]
External trigger select for routine sequence
For ADC0 and ADC1:
000: Timer 0 CH0
001: Timer 0 CH1
010: Timer 0 CH2
011: reserved
100: Timer 2 TRGO
101: Timer 3 CH3
110: EXTI line 11/ Timer 7 TRGO
111: SWRCST
For ADC2:
000: Timer 2 CH0
001: reserved
010: Timer 0 CH2
011: Timer 7 CH0
100: Timer 7 TRGO
101: reserved
110: reserved
111: SWRCST
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...