
GD32F403xx User Manual
591
21.4.
Registers definition
21.4.1.
NOR/PSRAM controller registers
SRAM/NOR Flash control registers (EXMC_SNCTLx) (x=0, 1, 2, 3)
Address offset: 0x00 + 8 * x, (x = 0, 1, 2, and 3)
Reset value: 0x0000 30DB for region0, and 0x0000 30D2 for region1, region2, and region3.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
SYNC
WR
CPS[2:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ASYNC
WAIT
EXMO
DEN
NRWT
EN
WREN
NRWT
CFG
WRAPEN
NRWT
POL
SBR
STEN
Reserved
NR
EN
NRW[1:0]
NRTP[1:0]
NR
MUX
NRBK
EN
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value.
19
SYNCWR
Synchronous write
0: Asynchronous write
1: Synchronous write
18:16
CPS[2:0]
CRAM page size
000: Automatic burst split on page boundary crossing
001: 128 bytes
010: 256 bytes
011: 512 bytes
100: 1024 bytes
Others: Reserved
15
ASYNCWAIT
Asynchronous wait
0: Disable the asynchronous wait function
1: Enable the asynchronous wait function
14
EXMODEN
Extended mode enable
0: Disable extended mode
1: Enable extended mode
13
NRWTEN
NWAIT signal enable
For Flash memory access in burst mode, this bit enables/disables wait-state
insertion via the NWAIT signal:
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...