GD32F403xx User Manual
395
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
UPDEN
Reserved
UPIE
rw
rw
Bits
Fields
Descriptions
15:9
Reserved
Must be kept at reset value.
8
UPDEN
Update DMA request enable
0: disabled
1: enabled
7:1
Reserved
Must be kept at reset value.
0
UPIE
Update interrupt enable
0: disabled
1: enabled
Interrupt flag register (TIMERx_INTF)
Address offset: 0x10
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
UPIF
rc_w0
Bits
Fields
Descriptions
15:1
Reserved
Must be kept at reset value.
0
UPIF
Update interrupt flag
This bit is set by hardware on an update event and cleared by software.
0: No update interrupt occurred
1: Update interrupt occurred
Software event generation register (TIMERx_SWEVG)
Address offset: 0x14
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
UPG
w
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...