GD32F403xx User Manual
188
29
TIMER9_HOLD
TIMER 9 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 9 counter for debug when core halted
28
TIMER8_HOLD
TIMER 8 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 8 counter for debug when core halted
27
TIMER13_HOLD
TIMER 13 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 13 counter for debug when core halted
26
TIMER12_HOLD
TIMER 12 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 12 counter for debug when core halted
25
TIMER11_HOLD
TIMER 11 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 11 counter for debug when core halted
24:22
Reserved
Must be kept at reset value.
21
CAN1_HOLD
CAN1 hold bit
This bit is set and reset by software
0: no effect
1: the receive register of CAN1 stops receiving data when core halted
20
TIMER6_HOLD
TIMER 6 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 6 counter for debug when core halted
19
TIMER5_HOLD
TIMER 5 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 5 counter for debug when core halted
18
TIMER4_HOLD
TIMER 4 hold bit
This bit is set and reset by software
0: no effect
1: hold the TIMER 4 counter for debug when core halted
17
Reserved
Must be kept at reset value.
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...