GD32F403xx User Manual
284
010: When an update event occurs, a TRGO trigger signal is output. The update
source depends on UPDIS bit and UPS bit.
011: When a capture or compare pulse event occurs in chann el0, a TRGO trigger
signal is output.
100: When a compare event occurs, a TRGO trigger signal is output. The compare
source is from O0CPRE.
101: When a compare event occurs, a TRGO trigger signal is output. The compare
source is from O1CPRE.
110: When a compare event occurs, a TRGO trigger signal is output. The compare
source is from O2CPRE.
111: When a compare event occurs, a TRGO trigger signal is output. The
compare source is from O3CPRE.
3
DMAS
DMA request source selection
0: When capture or compare event occurs, the DMA request of channel x is sent
1: When update event occurs, the DMA request of channel x is sent.
2
CCUC
Commutation control shadow register update control
When the commutation control shadow enable (for CHxEN, CHxNEN and
CHxCOMCTL bits) are set (CCSE=1), these shadow registers update are
controlled as below:
0: The shadow registers update by when CMTG bit is set.
1: The shadow registers update by when CMTG bit is set or a rising edge of TRGI
occurs.
When a channel does not have a complementary output, this bit has no effect.
1
Reserved
Must be kept at reset value.
0
CCSE
Commutation control shadow enable
0: The shadow registers for CHxEN, CHxNEN and CHxCOMCTL bits are
disabled.
1: The shadow registers for CHxEN, CHxNEN and CHxCOMCTL bits are enabled.
After these bits have been written, they are updated based when commutation
event coming.
When a channel does not have a complementary output, this bit h as no effect.
Slave mode configuration register (TIMERx_SMCFG)
Address offset: 0x08
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ETP
SMC1
ETPSC[1:0]
ETFC[3:0]
MSM
TRGS[2:0]
Reserved
SMC[2:0]
rw
rw
rw
rw
rw
rw
rw
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...