GD32F403xx User Manual
454
13:12
Reserved
Must be kept the reset value
11:0
CLKC[11:0]
I2C clock control in master mode
In standard speed mode:
T
high
=T
low
=CLKC* T
PCLK1
In fast speed mode or fast mode plus, if DTCY=0:
T
high
=CLKC* T
PCLK1
,
T
low
=2*CLKC*T
PCLK1
In fast speed mode or fast mode plus, if DTCY=1:
T
high
=9*CLKC*T
PCLK1
,
T
low
=16*CLKC*T
PCLK1
Note
: If DTCY is 0, when PCLK1 is an integral multiple of 3, the baud rate will be
more accurate. If DTCY is 1, when PCLK1 is an integral multiple of 25, the baud
rate will be more accurate.
18.4.9.
Rise time register (I2C_RT)
Address offset: 0x20
Reset value: 0x0000 0002
This register can be accessed by half-word (16-bit) or word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RISETIME[6:0]
rw
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value.
6:0
RISETIME[6:0]
Maximum rise time in master mode
The RISETIME value should be the maximum SCL rise time incremented by 1.
18.4.10.
Fast-mode-plus configure register (I2C_FMPCFG)
Address offset: 0x90
Reset value: 0x0000 0000
This register can be accessed by half-word (16-bit) or word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
FMPEN
rw
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...