GD32F403xx User Manual
691
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value.
19:16
OEPIE[3:0]
Out endpoint interrupt enable
0: Disable OUT endpoint-n interrupt
1: Enable OUT endpoint-n interrupt
Each bit represents an OUT endpoint:
Bit 16 for OUT endpoint 0, bit 19 for OUT endpoint 3.
15:4
Reserved
Must be kept at reset value.
3:0
IEPIE[3:0]
IN endpoint interrupt enable bits
0: Disable IN endpoint-n interrupt
1: Enable IN endpoint-n interrupt
Each bit represents an IN endpoint:
Bit 0 for IN endpoint 0, bit 3 for IN endpoint 3.
Device VBUS discharge time register (USBFS_DVBUSDT)
Address offset: 0x0828
Reset value: 0x0000 17D7
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
e
se
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
D
V
B
U
S
D
T
[1
5
:0
]
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
DVBUSDT[15:0]
Device V
BUS
discharge time
There is a discharge process after V
BUS
pulsing in SRP protocol. This field defines
the discharge time of V
BUS.
The true discharge time is 1024 * DVBUSDT[15:0]
*T
USBCLOCK
, where T
USBCLOCK
is the period time of USB clock.
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...