GD32F403xx User Manual
644
Figure 23-7. Device mode FIFO space in SRAM
.
.
.
Rx FIFO
Tx FIFO0
Tx FIFO1
IEPTX0RSAR[15:0]
IEPTX0FD
IEPTX1FD
IEPTX1RSAR[15:0]
RXFD
Start: 0x00
End: 0x13F
Tx FIFO3
IEPTX3FD
IEPTX3RSAR[15:0]
USBFS provides a special register area for the internal data FIFO reading and writing.
23-8. Device mode FIFO access register map
describes the register memory area where
the data FIFO can access. The addresses in the f igure are addressed in bytes. Each endpoint
has its own FIFO access register space. Rx FIFO is also able to be accessed by using
USBFS_GRSTATR/USBFS_GRSTATP register.
Figure 23-8. Device mode FIFO access register map
IEP0 FIFO Write
IEP1 FIFO Write
1000h-1FFFh
IEP3 FIFO Write
.
.
.
2000h-2FFFh
4000h-4FFFh
23.5.6.
Operation guide
This section describes the advised operation guide for USBFS.
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...