GD32F403xx User Manual
131
7.6.
EXTI Register
EXTI base address: 0x4001 0400
7.6.1.
Interrupt enable register (EXTI_INTEN)
Address offset: 0x00
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
INTEN18 INTEN17 INTEN16
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
INTEN15 INTEN14 INTEN13 INTEN12 INTEN11 INTEN10 INTEN9
INTEN8
INTEN7 INTEN6
INTEN5
INTEN4 INTEN3
INTEN2 INTEN1
INTEN0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:19
Reserved
Must be kept at reset value.
18: 0
INTEN
x
Interrupt enablebit
0: Interrupt from Line
x
is disabled .
1: Interrupt from Line
x
is enabled.
7.6.2.
Event enable register (EXTI_EVEN)
Address offset: 0x04
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
EVEN18 EVEN17 EVEN16
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
EVEN15 EVEN14 EVEN13 EVEN12 EVEN11 EVEN10
EVEN9
EVEN8
EVEN7
EVEN6
EVEN5
EVEN4
EVEN3
EVEN2
EVEN1
EVEN0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:19
Reserved
Must be kept at reset value.
18: 0
EVEN
x
Event enable bit
0: Event from Line
x
is disabled .
1: Event from Line
x
is enabled.
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...