GD32F403xx User Manual
237
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RUD
PUD
r
r
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value.
1
RUD
Free watchdog timer counter reload value update.
During a write operation to FWDGT_RLD register, this bit is set and the value read
from FWDGT_RLD register is invalid. This bit is reset by hardware after the update
operation of FWDGT_RLD register.
0
PUD
Free watchdog timer prescaler value update.
During a write operation to FWDGT_PSC register, this bit is set and the value read
from FWDGT_PSC register is invalid. This bit is reset by hardware after the update
operation of FWDGT_PSC register.
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...