GD32F403xx User Manual
16
List of Figures
Figure 1-1. The structure of the Cortex
...............................................................
Figure 1-2. GD32F403xx series system architecture
...................................................................
Figure 2-1. Process of page erase operation
..............................................................................
Figure 2-2. Process of mass erase operation
.............................................................................
Figure 2-3. Process of word program operation
.........................................................................
Figure 3-1. Power supply overview
............................................................................................
Figure 3-2. Waveform of the POR / PDR
.....................................................................................
Figure 3-3. Waveform of the LVD threshold
................................................................................
Figure 5-1. The system reset circuit
...........................................................................................
Figure 5-3. HXTAL clock source
................................................................................................
Figure 5-4. HXTAL clock source in bypass mode
........................................................................
...................................................................................................
Figure 7-1. Block diagram of EXTI
...........................................................................................
Figure 8-1. Basic structure of a standard I/O port bit
.................................................................
Figure 8-2. Input configuration
................................................................................................
Figure 8-3. Output configuration
.............................................................................................
Figure 8-4. Analog configuration
.............................................................................................
Figure 8-5. Alternate function configuration
.............................................................................
Figure 9-1. Block diagram of CRC calculation unit
....................................................................
Figure 10-1. Block diagram of DMA
.........................................................................................
Figure 10-2. Handshake mechanism
........................................................................................
Figure 10-3. DMA interrupt logic
..............................................................................................
Figure 10-4. DMA0 request mapping
........................................................................................
Figure 10-5. DMA1 request mapping
........................................................................................
Figure 12-1. ADC module block diagram
..................................................................................
Figure 12-2. Single operation mode
.........................................................................................
Figure 12-3. Continuous operation mode
.................................................................................
Figure 12-4. Scan operation mode, continuous disable
.............................................................
Figure 12-5. Scan operation mode, continuous enable
..............................................................
Figure 12-6. Discontinuous operation mode
.............................................................................
Figure 12-7. 12-bit Data storage mode
.....................................................................................
Figure 12-8. 6-bit Data storage mode
.......................................................................................
Figure 12-9. 20-bit to 16-bit result truncation
............................................................................
Figure 12-10. Numerical example with 5-bits shift and rounding
................................................
Figure 12-11. ADC sync block diagram
....................................................................................
Figure 12-12. Routine parallel mode on 10 channels
.................................................................
Figure 12-13. Routine follow-up fast mode (the CTN bit of ADCs are set)
...................................
Figure 12-14. Routine follow-up slow mode
..............................................................................
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...