GD32F403xx User Manual
625
2
RFFIE0
Rx FIFO0 full interrupt enable
0: Rx FIFO0 full interrupt disabled
1: Rx FIFO0 full interrupt enabled
1
RFNEIE0
Rx FIFO0 not empty interrupt enable
0: Rx FIFO0 not empty interrupt disabled
1: Rx FIFO0 not empty interrupt enabled
0
TMEIE
Transmit mailbox empty interrup t enable
0: Transmit mailbox empty interrupt disabled
1: Transmit mailbox empty interrupt enabled
22.4.7.
Error register (CAN_ERR)
Address offset: 0x18
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RECNT[7:0]
TECNT[7:0]
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ERRN[2:0]
Reserved BOERR
PERR
WERR
rw
r
r
r
Bits
Fields
Descriptions
31:24
RECNT[7:0]
Receive error count defined by the CAN standard
23:16
TECNT[7:0]
Transmit error count defined by the CAN standard
15:7
Reserved
Must be kept at reset value.
6:4
ERRN[2:0]
Error number
These bits indicate the error status of bit transformation. They are updated by
hardware. When the bit transformation is successful, th ey are equal to 0.
000: No error
001: Stuff error
010: Form error
011: Acknowledgment error
100: Bit recessive error
101: Bit dominant error
110: CRC error
111: Set by software
3
Reserved
Must be kept at reset value.
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...