
GD32F403xx User Manual
360
100: CI0F_ED
101: CI0FE0
110: CI1FE1
111: Reserved .
These bits must not be changed when slave mode is enabled.
3
Reserved
Must be kept at reset value.
2:0
SMC[2:0]
Slave mode control
000: Disable mode. The slave mode is disabled; The prescaler is clocked directly
by the internal clock (TIMER_CK) when CEN bit is set high.
001: Reserved .
010: Reserved .
011: Reserved .
100: Restart mode. The counter is reinitialized and an update event is generated
on the rising edge of the selected trigger input.
101: Pause mode. The trigger input enables the counter clock when it is high and
disables the counter clock when it is low.
110: Event mode. A rising edge of the trigger input enables the counter.
111: External clock mode0. The counter counts on the rising edges of the selected
trigger.
Interrupt enable register (TIMERx_DMAINTEN)
Address offset: 0x0C
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TRGIE
Reserved
CH1IE
CH0IE
UPIE
rw
rw
rw
rw
Bits
Fields
Descriptions
15:7
Reserved
Must be kept at reset value.
6
TRGIE
Trigger interrupt enable
0: disabled
1: enabled
5:3
Reserved
Must be kept at reset value.
2
CH1IE
Channel 1 capture/compare interrupt enable
0: disabled
1: enabled
1
CH0IE
Channel 0 capture/compare interrupt enable
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...