
GD32F403xx User Manual
92
5.3.4.
APB2 reset register (RCU_APB2RST)
Address offset: 0x0C
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
TIMER10
RST
TIMER9
RST
TIMER8
RST
Reserved
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADC2RS
T
USART0
RST
TIMER7R
ST
SPI0RST
TIMER0R
ST
ADC1RS
T
ADC0RS
T
PGRST
PFRST
PERST
PDRST
PCRST
PBRST
PARST Reserved AFRST
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:22
Reserved
Must be kept at reset value.
21
TIMER10RST
Timer 10 reset
This bit is set and reset by software.
0: No reset
1: Reset the TIMER10
20
TIMER9RST
Timer 9 reset
This bit is set and reset by software.
0: No reset
1: Reset the TIMER9
19
TIMER8RST
Timer 8 reset
This bit is set and reset by software.
0: No reset
1: Reset the TIMER8
18:16
Reserved
Must be kept at reset value.
15
ADC2RST
ADC2 reset
This bit is set and reset by software.
0: No reset
1: Reset the ADC2
14
USART0RST
USART0 Reset
This bit is set and reset by software.
0: No reset
1: Reset the USART0
13
TIMER7RST
Timer 7 reset
This bit is set and reset by software.
0: No reset
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...