GD32F403xx User Manual
592
0: Disable NWAI signal
1: Enable NWAIT signal
12
WREN
Write enable
0: Disabled write in the bank by the EXMC, otherwise an AHB error is reported
1: Enabled write in the bank by the EXMC (default after reset)
11
NRWTCFG
NWAIT signal configuration, only work in synchronous mode
0: NWAIT signal is active one data cycle before wait state
1: NWAIT signal is active during wait state
10
WRAPEN
Wrapped burst mode enable
0: Disable wrap burst mode support
1: Enable wrap burst mode support
9
NRWTPOL
NWAIT signal polarity
0: Low level is active of NWAIT
1: High level is active of NWAIT
8
SBRSTEN
Synchronous burst enable
0: Disable burst access mode
1: Enable burst access mode
7
Reserved
Must be kept at reset value.
6
NREN
NOR Flash access enable
0: Disable NOR Flash access
1: Enable NOR Flash access
5:4
NRW[1:0]
NOR region memory data bus width
00: 8 bits
01: 16 bits(default after reset)
10/11: Reserved
3:2
NRTP[1:0]
NOR region memory type
00: SRAM(default after reset for region1-region3)
01: PSRAM
(
CRAM
)
10: NOR Flash(default after reset for region0)
11: Reserved
1
NRMUX
NOR region memory address/data multiplexing
0: Disable address/data multiplexing function
1: Enable address/data multiplexing function
0
NRBKEN
NOR region enable
0: Disable the corresponding memory bank
1: Enable the corresponding memory bank
SRAM/NOR Flash timing configuration registers (EXMC_SNTCFGx) (x=0, 1, 2,
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...