
GD32F403xx User Manual
164
5
TIMER8_REMAP
TIMER8 remapping
This bit is set and cleared by software, it controls the mapping of the
TIMER8_CH0 and TIMER8_CH1 alternate function onto the GPIO ports
0: No remap (TIMER8_CH0 on PA2 and TIMER8_CH1 on PA3)
1: Remap (PF6) (TIMER8_CH0 on PE5 and TIMER8_CH1 on PE6)
4:0
Reserved
Must be kept at reset value.
8.5.16.
IO compensation control register (AFIO_CPSCTL)
Address offset: 0x20
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CPS_RDY
Reserved
CPS_EN
r
rw
Bits
Fields
Descriptions
31:9
Reserved
Must be kept at reset value.
8
CPS_RDY
I/O compensation cell is ready or not. This bit is read -only.
0: I/O compensation cell is not ready
1: I/O compensation cell is ready
7:1
Reserved
Must be kept at reset value.
0
CPS_EN
I/O compensation cell enable.
When the port output speed is
more than
50 M
Hz
, the user should enable the
I/O
compensation cell.
0: I/O compensation cell is disabled
1: I/O compensation cell is enable
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...