GD32F403xx User Manual
599
0x01: COMWAIT = 2 * HCLK (+NWAIT active cycles)
……
0xFE: COMWAIT = 255 * HCLK (+NWAIT active cycles)
0xFF: Reserved
7:0
COMSET[7:0]
Common memory setup time
Define the time to build address before sending command
0x00: COMSET = 1 * HCLK
……
0xFE: COMSET = 255 * HCLK
0xFF: Reserved
NAND Flash/PC Card attribute space timing configuration registers
(EXMC_NPATCFGx) (x=1, 2, 3)
Address offset: 0x4C + 0x20 * x, (x = 1, 2, and 3)
Reset value: 0xFCFC FCFC
This register has to be accessed by word(32-bit)
It is used f or 8-bit accesses to the attribute memory space of the PC Card or to access the
NAND Flash for the last address or command write access if another timing must be applied.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ATTHIZ[7:0]
ATTHLD[7:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ATTWAIT[7:0]
ATTSET[7:0]
rw
rw
Bits
Fields
Description
31:24
ATTHIZ[7:0]
Attribute memory data bus HiZ time
The bits are defined as time of bus keep high impedance state after writing the
data.
0x00: ATTHIZ = 1 * HCLK
…...
0xFE: ATTHIZ = 255 * HCLK
0xFF: Reserved
23:16
ATTHLD[7:0]
Attribute memory hold time
After sending the address, the bits are defined as the address hold time. In write
operation, they are also defined as the data signal hold time.
0x00: Reserved
0x01: ATTHLD = 1 * HCLK
……
0xFE: ATTHLD = 254 * HCLK
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...