GD32F403xx User Manual
687
R
e
se
rve
d
F
N
R
S
O
F
[1
3
:8
]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
F
N
R
S
O
F
[7
:0
]
R
e
se
rve
d
E
S
[1
:0
]
SPST
r
r
r
Bits
Fields
Descriptions
31:22
Reserved
Must be kept at reset value.
21:8
FNRSOF[13:0]
The frame number of the received SOF.
USBFS always update this field after receiving a SOF token
7:3
Reserved
Must be kept at reset value.
2:1
ES[1:0]
Enumerated speed
This field reports the enumerated device speed. Read this field after the ENUMF
flag in USBFS_GINTF register is triggered.
11: Full speed
Others: reserved
0
SPST
Suspend status
This bit reports whether device is in suspend state.
0: Device is in suspend state.
1: Device is not in suspend state.
Device IN endpoint common interrupt enable register (USBFS_DIEPINTEN)
Address offset: 0x810
Reset value: 0x0000 0000
This register contains the interrupt enable bits for the flags in USBFS_DIEPxINTF register. If
a bit in this register is set by software, the corresponding bit in USBFS_DIEPxINTF register
is able to trigger an endpoint interrupt in USBFS_DAEPINT register. The b its in this register
are set and cleared by software.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
e
se
rve
d
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...