GD32F403xx User Manual
87
011010: (PLL source clock x 27)
011011: (PLL source clock x 28)
011100: (PLL source clock x 29)
011101: (PLL source clock x 30)
011110: (PLL source clock x 31)
011111: (PLL source clock x 32)
100000: (PLL source clock x 33)
100001: (PLL source clock x 34)
…
111110: (PLL source clock x 63)
111111: (PLL source clock x 63)
17
PREDV0_LSB
The LSB of PREDV0 division factor
This bit is the same bit as PREDV0 division factor bit [0] from RCU_CFG1.
Changing the PREDV0 division factor bit [0] from RCU_CFG1, this bit is also
changed. When the PREDV0 division factor bits [3:1] are not set, this bit contr ols
PREDV0 input clock divided by 2 or not.
16
PLLSEL
PLL Clock Source Selection
Set and reset by software to control the PLL clock source.
0: (IRC8M / 2) clock selected as source clock of PLL
1: HXTAL or IRC48M(PLLPRESEL of RCU_CFG1 register) selected as source
clock of PLL
15:14
ADCPSC[1:0]
ADC clock prescaler selection
These bits, bit 28 of RCU_CFG0 and bit 29 of RCU_CFG1 are written by software
to define the ADC prescaler factor.Set and cleared by software.
0000: (CK_APB2 / 2) selected
0001: (CK_APB2 / 4) selected
0010: (CK_APB2 / 6) selected
0011: (CK_APB2 / 8) selected
0100: (CK_APB2 / 2) selected
0101: (CK_APB2 / 12) selected
0110: (CK_APB2 / 8) selected
0111: (CK_APB2 / 16) selected
1x00: (CK_AHB / 5) selected
1x01: (CK_AHB / 6) selected
1x10: (CK_AHB / 10) selected
1x11: (CK_AHB / 20) selected
13:11
APB2PSC[2:0]
APB2 prescaler selection
Set and reset by software to control the APB2 clock division ratio.
0xx: CK_AHB selected
100: (CK_AHB / 2) selected
101: (CK_AHB / 4) selected
110: (CK_AHB / 8) selected
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...