GD32F403xx User Manual
709
24.
Revision history
Table 24-1. Revision history
Revision No.
Description
Date
1.0
Initial Release
Feb.10, 2017
1.1
1.
Revise ADC/DAC/DMA/RCU/USART
Oct. 17, 2017
2.0
1.
Adapt To New Document Specification
Dec.14, 2018
2.1
1.
In ADC chapter 12.7.3, ADC_CTL1 register modified
2.
In PMU chapter 3.3, update block diagram of PMU,
Figure 3-1. Power supply overview
, Update
description of PMU about ADC\DAC\VREF, refers to
, Update description of sleep mode about
3.
In WDGT chapter 14.1.4, modify the register attribute
description from ‘ro, wo’ to ‘r, w’, refers to
Oct. 8, 2019
2.2
1.
In CAN chapter 22.3.7, modify CAN baud rate
calculation formula, refers to
2.
In I2C chapter 18.3.11, change SMBTYPE to SMBSEL,
refers to
SMBus support
3.
In WDGT chapter 14.1.3, add notes for entering deep
sleep or standby mode immediately after feeding the
4.
In chapter one, update table 1-2, integrate the boot
loader address together, refers to
5.
In ADC chapter 12.4.3, add notes about the delay after
ADC startup, refers to
ADCON switch
Jun. 30, 2020
2.3
1.
In TIMERx, TIMERx(x = 1,2,3,4) registers, modify the
description of bits[9:8], refers to
and
, TIMERx(x = 8.11)
registers modified, refers to
, TIMERx(x = 0~4,7,8,11) registers,
modify the description of bits[2:0], refers to
configuration register (TIMERx_SMCFG)
2.
In PMU chapter 3.3.2 VDDA domain, when the value of
VDDA and VDD is different, VDDA should be no more
than 0.3V higher than VDD, refers to
3.
In USB chapter 23.5.2, The width of pulse signal
generated by USB for each SOF packet is changed from
4.
In DBG chapter 11.4.2 DBG_CTL0 register, adjust
Dec.16, 2020
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...