GD32F403xx User Manual
18
Figure 16-38. Output-compare under three modes
....................................................................
..............................................................................................
..............................................................................................
Figure 16-44. Single pulse mode TIMERx_CHxCV = 0x04 TIMERx_CAR=0x60
Figure 16-45. General level1 timer block diagram
.....................................................................
Figure 16-46. Timing chart of internal clock divided by 1
..........................................................
Figure 16-47. Timing chart of PSC value change from 0 to 2
......................................................
Figure 16-48. Timing chart of up counting mode, PSC=0/2
........................................................
Figure 16-49. Timing chart of up counting mode, change TIMERx_CAR on the go.
........................................................................
Figure 16-51. Output-compare under three modes
....................................................................
..............................................................................................
..............................................................................................
Figure 16-57. Single pulse mode TIMERx_CHxCV = 4 TIMERx_CAR=99
.....................................
Figure 16-58. General level2 timer block diagram
.....................................................................
Figure 16-59. Timing chart of internal clock divided by 1
..........................................................
Figure 16-60. Timing chart of PSC value change from 0 to 2
......................................................
Figure 16-61. Timing chart of up counting mode, PSC=0/2
........................................................
Figure 16-62. Timing chart of up counting mode, change TIMERx_CAR on the go
........................................................................
Figure 16-64. Output-compare under three modes
....................................................................
Figure 16-65. Basic timer block diagram
..................................................................................
Figure 16-66. Timing chart of internal clock divided by 1
..........................................................
Figure 16-67. Timing chart of PSC value change from 0 to 2
......................................................
Figure 16-68. Timing chart of up counting mode, PSC=0/2
........................................................
Figure 16-69. Timing chart of up counting mode, change TIMERx_CAR on the go
Figure 16-1. USART module block diagram
..............................................................................
Figure 16-2. USART character frame (8 bits data and 1 stop bit)
................................................
Figure 16-3. USART transmit procedure
...................................................................................
Figure 16-4. Receiving a frame bit by oversampling method
.....................................................
Figure 16-5. Configuration step when using DMA for USART transmission
................................
Figure 16-6. Configuration steps when using DMA for USART reception
....................................
Figure 16-7. Hardware flow control between two USARTs
.........................................................
Figure 16-8. Hardware flow control
..........................................................................................
Figure 16-9. Break frame occurs during idle state
.....................................................................
Figure 16-10. Break frame occurs during a frame
.....................................................................
Figure 16-11. Example of USART in synchronous mode
............................................................
Figure 16-12. 8-bit format USART synchronous waveform (CLEN=1)
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...