GD32F403xx User Manual
355
Mode Selection
Source Selection
Polarity Selection
Filter and Prescaler
Figure 16-54. Restart mode
TIMER_CK
CEN
CNT_REG
94
95
96
97
98
99
0
1
2
3
4
0
1
2
UPIF
ITI0
TRGIF
Internal sync delay
Exam2
Pause mode
The counter can be
paused when the trigger
input is low.
TRGS[2:0]=3’b101
CI0FE0
is
the
selection.
CH0P==0,
no inverted. Capture will be
sensitive to the rising edge
only.
Filter is bypass in this
example.
Figure 16-55. Pause mode
TIMER_CK
CEN
CNT_REG
94
95
96
97
98
CI0
TRGIF
CI0FE0
99
Exam3
Event mode
The counter will start to
count when a rising
trigger input.
TRGS[2:0]=3’b10
1
CI0FE0 is the
selection.
CH0P==0,
no inverted.
Filter is bypass in this
example.
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...