GD32F403xx User Manual
321
Mode Selection
Source
Selection
Polarity Selection
Filter and Prescaler
Exam1
Restart mode
The counter can be
clear and restart when a
rising trigger input.
TRGS[2:0]=3’b00
0
ITI0 is the
selection.
-
For ITI0, no polarity selector
can be used.
-
For the ITI0, no filter and
prescaler can be used.
Figure 16-41. Restart mode
TIMER_CK
CEN
CNT_REG
5E
5F
60
61
62
63
00
01
02
03
04
00
01
02
UPIF
ITI0
TRGIF
Internal sync delay
Exam2
Pause mode
The counter can be
paused when the trigger
input is low.
TRGS[2:0]=3’b10
1
CI0FE0
is the
selection.
TI0S=0.
(
Non-xor
)
,
CH0P==0
no
inverted.
Capture will be sensitive to
the rising edge only.
Filter is bypass in this
example.
Figure 16-42. Pause mode
TIMER_CK
CEN
CNT_REG
5E
5F
60
61
62
CI0
TRGIF
CI0FE0
63
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...