GD32F403xx User Manual
555
r
Bits
Fields
Descriptions
31:25
Reserved
Must be kept at reset value
24:0
DATACNT[24:0]
Data count value
Read-only bits field. When these bits are read, the number of remaining data bytes
to be transferred is returned.
20.8.11.
Status register (SDIO_STAT)
Address offset: 0x34
Reset value: 0x0000 0000
This register is read only. The following descripts the types of flag:
The flags of bit [23:22, 10:0] can only be cleared by writing 1 to the corresponding bit in
interrupt clear register (SDIO_INTC).
The flags of bit [21:11] are changing depend on the hardware logic.
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
ATAEND SDIOINT
RXDTVA
L
TXDTVAL
RFE
TFE
RFF
TFF
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RFH
TFH
RXRUN
TXRUN CMDRUN
DTBLKE
ND
STBITE
DTEND
CMDSEN
D
CMDREC
V
RXORE
TXURE
DTTMOU
T
CMDTMO
UT
DTCRCE
RR
CCRCER
R
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value
23
ATAEND
CE-ATA command completion signal received (only for CMD61)
22
SDIOINT
SD I/O interrupt received
21
RXDTVAL
Data is valid in receive FIFO
20
TXDTVAL
Data is valid in transmit FIFO
19
RFE
Receive FIFO is empty
18
TFE
Transmit FIFO is empty
When HW Flow control is enabled, TFE signals becomes activated when the FIFO
contains 2 words.
17
RFF
Receive FIFO is full
When HW Flow control is enabled, RFF signals becomes activated 2 words before
the FIFO is full.
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...