GD32F403xx User Manual
52
register.
This bit can be set by software.
6
START
Send erase command to FMC bit
This bit is set by software to send erase command to FMC.
This bit is cleared by hardware when the BUSY bit is cleared.
5
OBER
Option bytes erase command bit
This bit is set or clear by software.
0: no effect
1: option byte erase command
4
OBPG
Option bytes program command bit
This bit is set or clear by software.
0: no effect
1: option bytes program command
3
Reserved
Must be kept at reset value.
2
MER
Main flash mass erase for bank0 command bit
This bit is set or cleared by software.
0: no effect
1: main flash mass erase command for bank0
1
PER
Main flash page erase for bank0 command bit
This bit is set or clear by software.
0: no effect
1: main flash page erase command for bank0
0
PG
Main flash program for bank0 command bit
This bit is set or clear by software.
0: no effect
1: main flash program command for bank0
Note:
This register should be reset after the corresponding flash operation completed.
2.4.6.
Address register 0 (FMC_ADDR0)
Address offset: 0x14
Reset value: 0x0000 0000.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ADDR[31:16]
W
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADDR[15:0]
W
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...