
GD32F403xx User Manual
557
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value
23
ATAENDC
ATAEND flag clear bit
Write 1 to this bit to clear the flag.
22
SDIOINTC
SDIOINT flag clear bit
Write 1 to this bit to clear the flag.
21:11
Reserved
Must be kept at reset value
10
DTBLKENDC
DTBLKEND flag clear bit
Write 1 to this bit to clear the flag.
9
STBITEC
STBITE flag clear bit
Write 1 to this bit to clear the flag.
8
DTENDC
DTEND flag clear bit
Write 1 to this bit to clear the flag.
7
CMDSENDC
CMDSEND flag clear bit
Write 1 to this bit to clear the flag.
6
CMDRECVC
CMDRECV flag clear bit
Write 1 to this bit to clear the flag.
5
RXOREC
RXORE flag clear bit
Write 1 to this bit to clear the flag.
4
TXUREC
TXURE flag clear bit
Write 1 to this bit to clear the flag.
3
DTTMOUTC
DTTMOUT flag clear bit
Write 1 to this bit to clear the flag.
2
CMDTMOUTC
CMDTMOUT flag clear bit
Write 1 to this bit to clear the flag.
1
DTCRCERRC
DTCRCERR flag clear bit
Write 1 to this bit to clear the flag.
0
CCRCERRC
CCRCERR flag clear bit
Write 1 to this bit to clear the flag.
20.8.13.
Interrupt enable register (SDIO_INTEN)
Address offset: 0x3C
Reset value: 0x0000 0000
This register enables the corresponding interrupt in the SDIO_STAT register.
This register has to be accessed by word(32-bit)
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...