
GD32F403xx User Manual
55
The software can clear it by writing 1.
3
Reserved
Must be kept at reset value.
2
PGERR
Program error flag bit
When program to the flash while it is not 0xFFFF, this bit is set by hardware.
The software can clear it by writing 1.
1
Reserved
Must be kept at reset value.
0
BUSY
The flash is busy bit.
When the operation is in progress, this bit is set to 1.
When the operation is end or an error is generated, this bit is cleared to 0.
2.4.11.
Control register 1(FMC_CTL1)
Address offset: 0x50
Reset value: 0x0000 0080
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ENDIE Reserved
ERRIE
Reserved
LK
START
Reserved
MER
PER
PG
rw
rw
rs
rs
rw
rw
rw
Bits
Fields
Descriptions
31:13
Reserved
Must be kept at reset value.
12
ENDIE
End of operation interrupt enable bit
This bit is set or cleared by software.
0: no interrupt generated by hardware
1: end of operation interrupt enable
11
Reserved
Must be kept at reset value
10
ERRIE
Error interrupt enable bit
This bit is set or cleared by software.
0: no interrupt generated by hardware
1: error interrupt enable
9:8
Reserved
Must be kept at reset value.
7
LK
FMC_CTL1 lock bit
This bit is cleared by hardware when right sequence written to FMC_KEY1 register.
This bit can be set by software.
6
START
Send erase command to FMC bit
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...