GD32F403xx User Manual
5
Interrupt enable register (EXTI_INTEN)
..........................................................................................
Event enable register (EXTI_EVEN)
................................................................................................
Rising edge trigger enable register (EXTI_RTEN)
........................................................................
Falling edge trigger enable register (EXTI_FTEN)
........................................................................
Software interrupt event register (EXTI_SWIEV)
..........................................................................
General-purpose and alternate-function I/Os (GPIO and AFIO)
External interrupt/event lines
Alternate function (AF) configuration
................................................................................................
Remapping function I/O and debug configuration
..........................................................
JTAG/SWD alternate function remapping
.......................................................................................
Port control register 0 (GPIOx_CTL0, x=A..G)
..............................................................................
Port control register 1 (GPIOx_CTL1, x=A..G)
..............................................................................
Port input status register (GPIOx_ISTAT, x=A..G)
.........................................................................
Port output control register (GPIOx_OCTL, x=A..G)
....................................................................
Port bit operate register (GPIOx_BOP, x=A..G)
.............................................................................
Port bit clear register (GPIOx_BC, x=A..G)
....................................................................................
Port configuration lock register (GPIOx_LOCK, x=A..G)
.............................................................
Port bit speed register (GPIOx_ SPD, x=A..G)
..............................................................................
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...