GD32F403xx User Manual
381
011: When a capture or compare pulse event occurs in chann el0, a TRGO trigger
signal is output.
100: When a compare event occurs, a TRGO trigger signal is output. The
compare source is from O0CPRE 101: Reserved
110: Reserved
111: Reserved
3
Reserved
Must be kept at reset value.
2:0
Reserved
Must be kept at reset value.
Interrupt enable register (TIMERx_DMAINTEN)
Address offset: 0x0C
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CH0IE
UPIE
rw
rw
Bits
Fields
Descriptions
15:2
Reserved
Must be kept at reset value.
1
CH0IE
Channel 0 capture/compare interrupt enable
0: disabled
1: enabled
0
UPIE
Update interrupt enable
0: disabled
1: enabled
Interrupt flag register (TIMERx_INTF)
Address offset: 0x10
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word (32-bit)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CH0OF
Reserved.
CH0IF
UPIF
rc_w0
rc_w0
rc_w0
Bits
Fields
Descriptions
15:10
Reserved
Must be kept at reset value.
9
CH0OF
Channel 0 over capture flag
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...