GD32F403xx User Manual
111
These bits are load automatically at power on.
23:18
Reserved
Must be kept at reset value.
17
IRC48MSTB
Internal 48MHz RC oscillator clock stabilization flag
Set by hardware to indicate if the IRC48M oscillator is stable and ready for use.
0: IRC48M is not stable
1: IRC48M is stable
16
IRC48MEN
Internal 48MHz RC oscillator enable
Set and reset by software. Reset by hardware when enter ing Deep-sleep or
Standby mode.
0: IRC48M disable
1: IRC48M enable
15:2
Reserved
Must be kept at reset value.
0
CK48MSEL
48MHz clock selection
Set and reset by software. This bit used to generate CK48M clock which select
IRC48M clock or PLL48M clock.
0: Don’t select IRC48M clock (use CK_PLL clock divided by USBFSPSC)
1: Select IRC48M clock
5.3.15.
Additional clock interrupt register (RCU_ADDINT)
Address offset: 0xCC
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
IRC48MS
TBIC
Reserved
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
IRC48MS
TBIE
Reserved
IRC48MS
TBIF
Reserved
rw
r
Bits
Fields
Descriptions
31:23
Reserved
Must be kept at reset value.
22
IRC48MSTBIC
Internal 48 MHz RC oscillator stabilization interrupt clear
Write 1 by software to reset the IRC48MSTBIF flag.
0: Not reset IRC48MSTBIF flag
1: Reset IRC48MSTBIF flag
21:15
Reserved
Must be kept at reset value.
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...