GD32F403xx User Manual
213
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
WDLT[11:0]
rw
Bits
Fields
Descriptions
31:12
Reserved
Must be kept at reset value.
11:0
WDLT[11:0]
Low threshold for analog watchdog
These bits define the low threshold for the analog watchdog.
12.7.8.
Routine sequence register 0 (ADC_RSQ0)
Address offset: 0x2C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RL[3:0]
RSQ15[4:1]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RSQ15[0]
RSQ14[4:0]
RSQ13[4:0]
RSQ12[4:0]
rw
rw
rw
rw
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value
23:20
RL[3:0]
Routine sequence length.
The total number of conversion in routine sequence equals to RL[3:0]+1.
19:15
RSQ15[4:0]
refer to RSQ0[4:0] description
14:10
RSQ14[4:0]
refer to RSQ0[4:0] description
9:5
RSQ13[4:0]
refer to RSQ0[4:0] description
4:0
RSQ12[4:0]
refer to RSQ0[4:0] description
12.7.9.
Routine sequence register 1 (ADC_RSQ1)
Address offset: 0x30
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...