External Signals
MPC885 PowerQUICC Family Reference Manual, Rev. 2
12-12
Freescale Semiconductor
IP_B6
DSDI
AT0
Hi-Z
A8
Bidirectional
three-state
Input Port B 6—The MPC885 senses this input and its value and
changes are reported in the PIPR and PSCR of the PCMCIA
interface. See
Chapter 16, “PCMCIA Interface.”
Development Serial Data Input—Data input for the debug port
interface. See
Chapter 53, “System Development and
Debugging.”
Address Type 0—The MPC885 drives this bidirectional
three-state line when it initiates a transaction on the external bus.
If high (1), the transaction is the CPM. If low (0), the transaction
initiator is the CPU. This signal is not used for transactions
initiated by external masters.
IP_B7
PTR
AT3
Hi-Z
B8
Bidirectional
three-state
Input Port B 7—The MPC885 monitors this input; its value and
changes are reported in the PIPR and PSCR of the PCMCIA
interface.
Program Trace—To allow program flow tracking, the MPC885
asserts this output to indicate an instruction fetch is taking place
Address Type 3—The MPC885 drives the bidirectional
three-state signal when it starts a transaction on the external bus.
When the core initiates a transfer, AT3 indicates whether it is a
reservation for a data transfer or a program trace indication for an
instruction fetch. This signal is not used for transactions initiated
by external masters.
OP(0)
UtpClk_Split
Low
B6
Output
Output Port 0—This output signal is generated by the MPC885 as
a result of a write to the PGCRA register in the PCMCIA interface.
UtpClk_Split—This input/output signal is used as the UTOPIA Rx
clock in split bus mode only. The direction of this I/O pin in split
UTOPIA mode is defined by UTOPIA mode register
(UTMODE[RCLK]). As an input or output the frequency of the
UTOPIA clock can be up to 50 Mhz and in the following range:
SYSCLK > UTPCLK > SYSCLK/10.
OP1
Low
C6
Output
Output Port 1—The MPC885 generates these outputs as a result
of a write to the PGCRA register in the PCMCIA interface.
OP2
MODCK1
STS
Hi-Z
D6
Bidirectional Output Port 2—This output is generated by the MPC885 as a
result of a write to the PGCRB register in the PCMCIA interface.
Mode Clock 1—Input sampled when PORESET is negated to
configure PLL/clock mode.
Special Transfer Start—The MPC885 drives this output to
indicate the start of an external bus transfer or an internal
transaction in show-cycle mode.
OP3
MODCK2
DSDO
Hi-Z
A6
Bidirectional Output Port 3—This output is generated by the MPC885 as a
result of a write to the PGCRB register in the PCMCIA interface.
Mode Clock 2—This input is sampled at the PORESET negation
to configure the PLL/clock mode of operation.
Development Serial Data Output—Output data from the debug
port interface.
Table 12-1. MPC885/MPC880 Signal Descriptions (continued)
Name
Hard
Reset
Number
Type
Description
Содержание PowerQUICC MPC870
Страница 1: ...MPC885 PowerQUICC Family Reference Manual Supports MPC885 MPC880 MPC875 MPC870 MPC885RM Rev 2 04 2006 ...
Страница 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Страница 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Страница 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Страница 192: ...MPC885 Instruction Set MPC885 PowerQUICC Family Reference Manual Rev 2 5 22 Freescale Semiconductor ...
Страница 242: ...Instruction and Data Caches MPC885 PowerQUICC Family Reference Manual Rev 2 7 30 Freescale Semiconductor ...
Страница 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Страница 416: ...External Bus Interface MPC885 PowerQUICC Family Reference Manual Rev 2 13 42 Freescale Semiconductor ...
Страница 440: ...Clocks and Power Control MPC885 PowerQUICC Family Reference Manual Rev 2 14 24 Freescale Semiconductor ...
Страница 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Страница 606: ...SDMA Channels and IDMA Emulation MPC885 PowerQUICC Family Reference Manual Rev 2 19 20 Freescale Semiconductor ...
Страница 738: ...SCC Asynchronous HDLC Mode and IrDA MPC885 PowerQUICC Family Reference Manual Rev 2 25 16 Freescale Semiconductor ...
Страница 780: ...SCC Ethernet Mode MPC885 PowerQUICC Family Reference Manual Rev 2 27 24 Freescale Semiconductor ...
Страница 794: ...SCC Transparent Mode MPC885 PowerQUICC Family Reference Manual Rev 2 28 14 Freescale Semiconductor ...
Страница 848: ...Serial Peripheral Interface SPI MPC885 PowerQUICC Family Reference Manual Rev 2 30 18 Freescale Semiconductor ...
Страница 882: ...Universal Serial Bus USB MPC885 PowerQUICC Family Reference Manual Rev 2 31 34 Freescale Semiconductor ...
Страница 944: ...Parallel I O Ports MPC885 PowerQUICC Family Reference Manual Rev 2 34 26 Freescale Semiconductor ...
Страница 956: ...CPM Interrupt Controller MPC885 PowerQUICC Family Reference Manual Rev 2 35 12 Freescale Semiconductor ...
Страница 1004: ...Buffer Descriptors and Connection Tables MPC885 PowerQUICC Family Reference Manual Rev 2 37 30 Freescale Semiconductor ...
Страница 1022: ...ATM Parameter RAM MPC885 PowerQUICC Family Reference Manual Rev 2 38 18 Freescale Semiconductor ...
Страница 1068: ...ATM Pace Control MPC885 PowerQUICC Family Reference Manual Rev 2 40 22 Freescale Semiconductor ...
Страница 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Страница 1120: ...AAL2 Implementation MPC885 PowerQUICC Family Reference Manual Rev 2 44 30 Freescale Semiconductor ...
Страница 1162: ...Fast Ethernet Controller FEC MPC885 PowerQUICC Family Reference Manual Rev 2 45 40 Freescale Semiconductor ...
Страница 1172: ...SEC Lite Overview MPC885 PowerQUICC Family Reference Manual Rev 2 46 8 Freescale Semiconductor ...
Страница 1176: ...SEC Lite Address Map MPC885 PowerQUICC Family Reference Manual Rev 2 47 4 Freescale Semiconductor ...
Страница 1214: ...SEC Lite Execution Units MPC885 PowerQUICC Family Reference Manual Rev 2 48 38 Freescale Semiconductor ...
Страница 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Страница 1313: ...MPC885 PowerQUICC Family Reference Manual Rev 2 Freescale Semiconductor B 1 Appendix B Serial Communications Performance TBD ...
Страница 1314: ...Serial Communications Performance MPC885 PowerQUICC Family Reference Manual Rev 2 B 2 Freescale Semiconductor ...
Страница 1320: ...Register Quick Reference Guide MPC885 PowerQUICC Family Reference Manual Rev 2 C 6 Freescale Semiconductor ...
Страница 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Страница 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Страница 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Страница 1384: ...Serial ATM Scrambling Reception and SI Programming MPC885 PowerQUICC Family Reference Manual Rev 2 H 6 Freescale Semiconductor ...
Страница 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...