ATM Pace Control
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
40-17
Table 40-2
describes the operation of the user-configurable APC priority level parameters.
(n * 0x20) + 0x1E
Reserved
—
—
—
1
The offset is from APCPTR for single-PHY and from PHYn_pointer in the MPHY pointing table for multi-PHY.
2
For single-PHY operation, the base address of the APC priority levels must be divisible by 32 (APCPTR must end with
0b00000). For multi-PHY operation using the MPHY pointing table, APCPTR should be divisible by 2 at least, and
PHY
n_pointer should be divisible by 32.
3
This parameter should be initialized only if the ESAR bit of the APCST is set.
4
Shaded area - Optional: In ESAR mode, additional APC priority levels may be used to serve different ATM traffic services.
Each additional priority level uses a 32-byte block with parameters as shown; the lowest (last) PHY priority level is defined by
setting the L bit in the EAPCST field.
Table 40-2. APC Priority Level Parameter Descriptions
Name
Description
APCT_BASEn
APC scheduling table base for the N’th priority APC level. Holds the pointer to the first entry in the APC
scheduling table. The pointers should be half-word aligned (even address). (n * 0x20)
APCT_ENDn
APC scheduling table end for the N’th priority APC level. Holds the end pointer of the APC scheduling
table, and is set to the address of the last entry in the APC scheduling table + 2 (APCT_END
n =
Last_Entry
n+2).
APCT_PTRn
APC scheduling table pointer for the N’th priority APC level. Holds the location of the current APC time
slot in the APC scheduling table. The APC advances the pointer on every APC N timer timeout. The APC
scheduling table pointer should be initialized by the user to the APCT_BASEn value.
APCT_SPTRn
APC scheduling table service pointer for the N’th priority APC level. Used internally by the APC. The
APCT_SPTRn parameter should be initialized by the user to the APCT_BASEn value.
ETQBASE,
ETQEND,
ETQAPTR and
ETQTPTR
These fields are valid only in case of ESAR multi-PHY master mode. In this case these parameters
replace the TQBASE, TQEND, TQAPTR and TQTPTR parameters in the parameter RAM so that each
PHY has a separate transmit queue. These fields are valid only in the first priority ACP level per PHY and
are used for all priority levels of the same PHY.
NCITS
Number of cells in time slot. Parameter set by the user. It holds the number of cells which are transmitted
in a time slot. This number can include fractions of a cell. The NCITS field is defined as follows:
The NCITS bit fields are described below.
Table 40-1. APC Priority Levels (continued)
Offset
1
2
Name
Width
Description
User Writes
0 7
8 15
NOC
FOC
Bits
Name
Description
0–7
NOC
Number of cells. This field contains the integer value for the number of cells.
8–15
FOC
Fraction of cell. This field holds the fraction of cell where:
NCITS
NOC
FOC
256
-------------
+
=
Содержание PowerQUICC MPC870
Страница 1: ...MPC885 PowerQUICC Family Reference Manual Supports MPC885 MPC880 MPC875 MPC870 MPC885RM Rev 2 04 2006 ...
Страница 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Страница 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Страница 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Страница 192: ...MPC885 Instruction Set MPC885 PowerQUICC Family Reference Manual Rev 2 5 22 Freescale Semiconductor ...
Страница 242: ...Instruction and Data Caches MPC885 PowerQUICC Family Reference Manual Rev 2 7 30 Freescale Semiconductor ...
Страница 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Страница 416: ...External Bus Interface MPC885 PowerQUICC Family Reference Manual Rev 2 13 42 Freescale Semiconductor ...
Страница 440: ...Clocks and Power Control MPC885 PowerQUICC Family Reference Manual Rev 2 14 24 Freescale Semiconductor ...
Страница 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Страница 606: ...SDMA Channels and IDMA Emulation MPC885 PowerQUICC Family Reference Manual Rev 2 19 20 Freescale Semiconductor ...
Страница 738: ...SCC Asynchronous HDLC Mode and IrDA MPC885 PowerQUICC Family Reference Manual Rev 2 25 16 Freescale Semiconductor ...
Страница 780: ...SCC Ethernet Mode MPC885 PowerQUICC Family Reference Manual Rev 2 27 24 Freescale Semiconductor ...
Страница 794: ...SCC Transparent Mode MPC885 PowerQUICC Family Reference Manual Rev 2 28 14 Freescale Semiconductor ...
Страница 848: ...Serial Peripheral Interface SPI MPC885 PowerQUICC Family Reference Manual Rev 2 30 18 Freescale Semiconductor ...
Страница 882: ...Universal Serial Bus USB MPC885 PowerQUICC Family Reference Manual Rev 2 31 34 Freescale Semiconductor ...
Страница 944: ...Parallel I O Ports MPC885 PowerQUICC Family Reference Manual Rev 2 34 26 Freescale Semiconductor ...
Страница 956: ...CPM Interrupt Controller MPC885 PowerQUICC Family Reference Manual Rev 2 35 12 Freescale Semiconductor ...
Страница 1004: ...Buffer Descriptors and Connection Tables MPC885 PowerQUICC Family Reference Manual Rev 2 37 30 Freescale Semiconductor ...
Страница 1022: ...ATM Parameter RAM MPC885 PowerQUICC Family Reference Manual Rev 2 38 18 Freescale Semiconductor ...
Страница 1068: ...ATM Pace Control MPC885 PowerQUICC Family Reference Manual Rev 2 40 22 Freescale Semiconductor ...
Страница 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Страница 1120: ...AAL2 Implementation MPC885 PowerQUICC Family Reference Manual Rev 2 44 30 Freescale Semiconductor ...
Страница 1162: ...Fast Ethernet Controller FEC MPC885 PowerQUICC Family Reference Manual Rev 2 45 40 Freescale Semiconductor ...
Страница 1172: ...SEC Lite Overview MPC885 PowerQUICC Family Reference Manual Rev 2 46 8 Freescale Semiconductor ...
Страница 1176: ...SEC Lite Address Map MPC885 PowerQUICC Family Reference Manual Rev 2 47 4 Freescale Semiconductor ...
Страница 1214: ...SEC Lite Execution Units MPC885 PowerQUICC Family Reference Manual Rev 2 48 38 Freescale Semiconductor ...
Страница 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Страница 1313: ...MPC885 PowerQUICC Family Reference Manual Rev 2 Freescale Semiconductor B 1 Appendix B Serial Communications Performance TBD ...
Страница 1314: ...Serial Communications Performance MPC885 PowerQUICC Family Reference Manual Rev 2 B 2 Freescale Semiconductor ...
Страница 1320: ...Register Quick Reference Guide MPC885 PowerQUICC Family Reference Manual Rev 2 C 6 Freescale Semiconductor ...
Страница 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Страница 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Страница 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Страница 1384: ...Serial ATM Scrambling Reception and SI Programming MPC885 PowerQUICC Family Reference Manual Rev 2 H 6 Freescale Semiconductor ...
Страница 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...