ATM Parameter RAM
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
38-3
0x3A
TSTA
Hword
Time stamp timer address (AAL5 only). Contains the address of the RISC timer
to be used for the time-stamp process. The receiver copies the RISC timer value
from the address specified by the TSTA field to the RCT when a new frame is
received. TSTA should be initialized with a value equal to (T 4*timer
number). (See the
Section 18.8, “The RISC Timer Table
.”
)
0x3C
OLDLEN
1
Hword
Transmitter temporary length. Do not write to this location.
0x3E
SMRBLR
Hword
SAR maximum receive buffer length register. Determines the number of bytes the
CP writes to a receive buffer before moving to the next buffer. SMRBLR is
user-defined and should be a multiple of 48 bytes. SMRBLR is global for all ATM
connections per controller.
0x40
EHEAD
Word
Empty cell header and empty cell payload for serial mode. Contain the data for
the empty cell header (EHEAD) and payload (EPAYLOAD). The CP sends and
receives empty (idle) cells using the data contained in EHEAD and EPAYLOAD.
When transmitting, the CP assembles an empty cell by sending EHEAD once,
calculating and sending a HEC, and then sending EPAYLOAD twelve times (48
bytes). When receiving, the CP compares the incoming header with EHEAD to
check for empty cells; if they match the cell is discarded.
The user should program EHEAD and EPAYLOAD as required: The ATM Forum
UNI specification states that unassigned cells should be sent when no valid
transmit data is available, while the ITU mandates the use of idle cells.
Unassigned cells are used as empty cells when EHEAD = 0x0000_0000 and idle
cells when EHEAD = 0x0100_0000. In both cases, EPAYLOAD should be
initialized to 0x6A6A_6A6A. Note that the data for these fields must be written in
little-endian byte order.
0x44
EPAYLOAD
Word
0x48
TQBASE
Hword
Transmit queue base pointer. Contains the user-defined pointer to the base
address of the transmit queue in the dual-port RAM. See
Section 40.7, “PHY
Transmit Queues.”
In ESAR multi-PHY master mode, this field is reserved. Each PHY has a
dedicated transmit queue whose pointers reside in the APC priority levels. See
Section 40.9, “APC Priority Levels.”
0x4A
TQEND
Hword
Transmit queue end pointer. Contains the user-defined pointer to the last entry in
the transmit queue in the dual-port RAM. The size of the transmit queue is
user-defined, but note that the minimum number of entries is (NCITS +2). See
Section 40.7, “PHY Transmit Queues.”
In ESAR multi-PHY master mode, this field is reserved. Each PHY has a
dedicated transmit queue whose pointers reside in the APC priority levels. See
Section 40.9, “APC Priority Levels.”
0x4C
TQAPTR
Hword
Transmit queue APC pointer. Points to the next available entry in the transmit
queue. The APC uses TQAPTR for the channel currently scheduled to transmit.
TQAPTR automatically wraps back to TQBASE when it reaches the end of the
queue. See
Section 40.7, “PHY Transmit Queues.”
Initialize TQAPTR to the value in TQBASE.
In ESAR multi-PHY master mode, this field is reserved. Each PHY has a
dedicated transmit queue whose pointers reside in the APC priority levels. See
Section 40.9, “APC Priority Levels.”
Table 38-1. Serial ATM and UTOPIA Interface Parameter RAM Map (continued)
Offset
from SCC
Base
Name
Width
Description
Содержание PowerQUICC MPC870
Страница 1: ...MPC885 PowerQUICC Family Reference Manual Supports MPC885 MPC880 MPC875 MPC870 MPC885RM Rev 2 04 2006 ...
Страница 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Страница 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Страница 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Страница 192: ...MPC885 Instruction Set MPC885 PowerQUICC Family Reference Manual Rev 2 5 22 Freescale Semiconductor ...
Страница 242: ...Instruction and Data Caches MPC885 PowerQUICC Family Reference Manual Rev 2 7 30 Freescale Semiconductor ...
Страница 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Страница 416: ...External Bus Interface MPC885 PowerQUICC Family Reference Manual Rev 2 13 42 Freescale Semiconductor ...
Страница 440: ...Clocks and Power Control MPC885 PowerQUICC Family Reference Manual Rev 2 14 24 Freescale Semiconductor ...
Страница 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Страница 606: ...SDMA Channels and IDMA Emulation MPC885 PowerQUICC Family Reference Manual Rev 2 19 20 Freescale Semiconductor ...
Страница 738: ...SCC Asynchronous HDLC Mode and IrDA MPC885 PowerQUICC Family Reference Manual Rev 2 25 16 Freescale Semiconductor ...
Страница 780: ...SCC Ethernet Mode MPC885 PowerQUICC Family Reference Manual Rev 2 27 24 Freescale Semiconductor ...
Страница 794: ...SCC Transparent Mode MPC885 PowerQUICC Family Reference Manual Rev 2 28 14 Freescale Semiconductor ...
Страница 848: ...Serial Peripheral Interface SPI MPC885 PowerQUICC Family Reference Manual Rev 2 30 18 Freescale Semiconductor ...
Страница 882: ...Universal Serial Bus USB MPC885 PowerQUICC Family Reference Manual Rev 2 31 34 Freescale Semiconductor ...
Страница 944: ...Parallel I O Ports MPC885 PowerQUICC Family Reference Manual Rev 2 34 26 Freescale Semiconductor ...
Страница 956: ...CPM Interrupt Controller MPC885 PowerQUICC Family Reference Manual Rev 2 35 12 Freescale Semiconductor ...
Страница 1004: ...Buffer Descriptors and Connection Tables MPC885 PowerQUICC Family Reference Manual Rev 2 37 30 Freescale Semiconductor ...
Страница 1022: ...ATM Parameter RAM MPC885 PowerQUICC Family Reference Manual Rev 2 38 18 Freescale Semiconductor ...
Страница 1068: ...ATM Pace Control MPC885 PowerQUICC Family Reference Manual Rev 2 40 22 Freescale Semiconductor ...
Страница 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Страница 1120: ...AAL2 Implementation MPC885 PowerQUICC Family Reference Manual Rev 2 44 30 Freescale Semiconductor ...
Страница 1162: ...Fast Ethernet Controller FEC MPC885 PowerQUICC Family Reference Manual Rev 2 45 40 Freescale Semiconductor ...
Страница 1172: ...SEC Lite Overview MPC885 PowerQUICC Family Reference Manual Rev 2 46 8 Freescale Semiconductor ...
Страница 1176: ...SEC Lite Address Map MPC885 PowerQUICC Family Reference Manual Rev 2 47 4 Freescale Semiconductor ...
Страница 1214: ...SEC Lite Execution Units MPC885 PowerQUICC Family Reference Manual Rev 2 48 38 Freescale Semiconductor ...
Страница 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Страница 1313: ...MPC885 PowerQUICC Family Reference Manual Rev 2 Freescale Semiconductor B 1 Appendix B Serial Communications Performance TBD ...
Страница 1314: ...Serial Communications Performance MPC885 PowerQUICC Family Reference Manual Rev 2 B 2 Freescale Semiconductor ...
Страница 1320: ...Register Quick Reference Guide MPC885 PowerQUICC Family Reference Manual Rev 2 C 6 Freescale Semiconductor ...
Страница 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Страница 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Страница 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Страница 1384: ...Serial ATM Scrambling Reception and SI Programming MPC885 PowerQUICC Family Reference Manual Rev 2 H 6 Freescale Semiconductor ...
Страница 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...