ATM Exceptions
MPC885 PowerQUICC Family Reference Manual, Rev. 2
Freescale Semiconductor
41-5
Table 41-3
describes the fields of an interrupt queue entry.
Table 41-3. Interrupt Queue Entry Field Descriptions
Bit
Name
Description
0
V
Valid bit. Indicates that this entry contains valid interrupt information. The CP sets this bit when
generating a new entry. The V bit and all event bits should be cleared by the host service routine
immediately after reading the entry.
1
W
Wrap bit. Indicates the last entry in the interrupt queue. After the CP writes to this entry, it moves to
the beginning of the queue for the next event; that is, INTPTR is re-initialized to INTBASE. After the
host services this entry, it should move to the beginning of the queue for the next entry to be
processed; that is, the service pointer should be re-initialized to INTBASE. During initialization, the
host should set the W bit only for the last entry of the queue.
2
—
Reserved
3
CNG
Congestion. Set by the CP when a congestion indication on a received cell (the middle bit of the PTI
field is set). This interrupt applies only to channels whose RCT[CNGI] is set.
4–7
—
Reserved
8
APCO
APC overrun. Set by the CP if an APC scheduling table overruns. The address of the affected APC
level is placed in the CHNUM_INDEX field. Indicates that the total programmed cell rate for this APC
priority level is greater than the maximum cell rate capability of the transmitter. That is, the real-time
scheduling pointer APCT_PTR has wrapped around to the service pointer APCT_SPTR position,
causing an entire APC scheduling pass to be lost because the scheduling pointer begins overwriting
the time slots with new channel numbers. Note however that no cells are lost, only the cell rates of
the channels belonging to this scheduling table have been diminished.
A scheduling table overrun occurs when (1) the programmed pace is greater than NCITS (that is, if
NCITS = 1, and 1/APCP1 + 1/APCP2 + 1/APCP
n > 1), (2) the APCT_SPTR has stalled for some
reason, such as a full transmit queue, or (3) this level’s APC_MI is too low relative to higher APC
priority levels.
9 —
Reserved
10
TQF
Transmit queue full. Indicates an
APC
BYPASS
command has failed because the transmit queue is
full. Occurs when the total APC scheduling rate is greater than the outgoing rate. The
CHNUM_INDEX field contains the number of the channel attempting the APC bypass.
11
UN
Transmit underrun. Occurs for both AAL0 and AAL5 channels when scheduled to transmit without
sufficient data to form a complete cell.
No other action is taken and the channel remains enabled. If more data is not supplied, another UN
exception is generated the next time the channel is scheduled. When an underrun occurs, an idle
cell is sent, either generated by the MPC885 (in serial mode) or by the UTOPIA PHY (in UTOPIA
mode).
12
RXF
Receive frame. Indicates that a complete AAL5 frame has been received.
13
BSY
Busy. Indicates that a cell was received but discarded due to lack of empty buffers.
For AAL0, the receiver attempts again to open the same BD when the next cell for this channel
arrives. For AAL5, the remaining cells of the current frame are discarded. After the last cell of the
frame (PTI[1]=1) is received (but not stored), the receiver attempts again to open the same BD when
the first cell of the next frame arrives.
14
TXB
Transmit buffer. Indicates the transmitter has sent the last cell of a buffer to the UTOPIA interface
(when operating in UTOPIA mode) or to the serial FIFO (when operating in serial mode). This
exception is enabled through the I bit in the TxBD or PTP BD.
Содержание PowerQUICC MPC870
Страница 1: ...MPC885 PowerQUICC Family Reference Manual Supports MPC885 MPC880 MPC875 MPC870 MPC885RM Rev 2 04 2006 ...
Страница 98: ...MPC885 PowerQUICC Family Reference Manual Rev 2 I 4 Freescale Semiconductor ...
Страница 118: ...MPC885 Overview MPC885 PowerQUICC Family Reference Manual Rev 2 1 20 Freescale Semiconductor ...
Страница 158: ...The MPC8xx Core MPC885 PowerQUICC Family Reference Manual Rev 2 3 18 Freescale Semiconductor ...
Страница 192: ...MPC885 Instruction Set MPC885 PowerQUICC Family Reference Manual Rev 2 5 22 Freescale Semiconductor ...
Страница 242: ...Instruction and Data Caches MPC885 PowerQUICC Family Reference Manual Rev 2 7 30 Freescale Semiconductor ...
Страница 288: ...MPC885 PowerQUICC Family Reference Manual Rev 2 III 4 Freescale Semiconductor ...
Страница 416: ...External Bus Interface MPC885 PowerQUICC Family Reference Manual Rev 2 13 42 Freescale Semiconductor ...
Страница 440: ...Clocks and Power Control MPC885 PowerQUICC Family Reference Manual Rev 2 14 24 Freescale Semiconductor ...
Страница 554: ...MPC885 PowerQUICC Family Reference Manual Rev 2 V 6 Freescale Semiconductor ...
Страница 606: ...SDMA Channels and IDMA Emulation MPC885 PowerQUICC Family Reference Manual Rev 2 19 20 Freescale Semiconductor ...
Страница 738: ...SCC Asynchronous HDLC Mode and IrDA MPC885 PowerQUICC Family Reference Manual Rev 2 25 16 Freescale Semiconductor ...
Страница 780: ...SCC Ethernet Mode MPC885 PowerQUICC Family Reference Manual Rev 2 27 24 Freescale Semiconductor ...
Страница 794: ...SCC Transparent Mode MPC885 PowerQUICC Family Reference Manual Rev 2 28 14 Freescale Semiconductor ...
Страница 848: ...Serial Peripheral Interface SPI MPC885 PowerQUICC Family Reference Manual Rev 2 30 18 Freescale Semiconductor ...
Страница 882: ...Universal Serial Bus USB MPC885 PowerQUICC Family Reference Manual Rev 2 31 34 Freescale Semiconductor ...
Страница 944: ...Parallel I O Ports MPC885 PowerQUICC Family Reference Manual Rev 2 34 26 Freescale Semiconductor ...
Страница 956: ...CPM Interrupt Controller MPC885 PowerQUICC Family Reference Manual Rev 2 35 12 Freescale Semiconductor ...
Страница 1004: ...Buffer Descriptors and Connection Tables MPC885 PowerQUICC Family Reference Manual Rev 2 37 30 Freescale Semiconductor ...
Страница 1022: ...ATM Parameter RAM MPC885 PowerQUICC Family Reference Manual Rev 2 38 18 Freescale Semiconductor ...
Страница 1068: ...ATM Pace Control MPC885 PowerQUICC Family Reference Manual Rev 2 40 22 Freescale Semiconductor ...
Страница 1090: ...UTOPIA Interface MPC885 PowerQUICC Family Reference Manual Rev 2 43 8 Freescale Semiconductor ...
Страница 1120: ...AAL2 Implementation MPC885 PowerQUICC Family Reference Manual Rev 2 44 30 Freescale Semiconductor ...
Страница 1162: ...Fast Ethernet Controller FEC MPC885 PowerQUICC Family Reference Manual Rev 2 45 40 Freescale Semiconductor ...
Страница 1172: ...SEC Lite Overview MPC885 PowerQUICC Family Reference Manual Rev 2 46 8 Freescale Semiconductor ...
Страница 1176: ...SEC Lite Address Map MPC885 PowerQUICC Family Reference Manual Rev 2 47 4 Freescale Semiconductor ...
Страница 1214: ...SEC Lite Execution Units MPC885 PowerQUICC Family Reference Manual Rev 2 48 38 Freescale Semiconductor ...
Страница 1312: ...Byte Ordering MPC885 PowerQUICC Family Reference Manual Rev 2 A 8 Freescale Semiconductor ...
Страница 1313: ...MPC885 PowerQUICC Family Reference Manual Rev 2 Freescale Semiconductor B 1 Appendix B Serial Communications Performance TBD ...
Страница 1314: ...Serial Communications Performance MPC885 PowerQUICC Family Reference Manual Rev 2 B 2 Freescale Semiconductor ...
Страница 1320: ...Register Quick Reference Guide MPC885 PowerQUICC Family Reference Manual Rev 2 C 6 Freescale Semiconductor ...
Страница 1336: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 16 Freescale Semiconductor ...
Страница 1358: ...MPC885 PowerQUICC Family Reference Manual Rev 2 D 38 Freescale Semiconductor ...
Страница 1370: ...MPC880 MPC885 PowerQUICC Family Reference Manual Rev 2 E 4 Freescale Semiconductor ...
Страница 1384: ...Serial ATM Scrambling Reception and SI Programming MPC885 PowerQUICC Family Reference Manual Rev 2 H 6 Freescale Semiconductor ...
Страница 1386: ...Revision History MPC885 PowerQUICC Family Reference Manual Rev 2 I 2 Freescale Semiconductor ...